Open Access Open Access  Restricted Access Subscription Access

LOW POWER REDUNDANT TRANSITION FREE-TSPC FLIP FLOPS DOBLE EDGE TRIGGERING BASED ON C ELEMENT AND SINGLE TRANSISTOR CLOCK BUFFER

Kushal Gowda A S, K. B RAMESH

Abstract


In the modern graphics processing unit (GPU)/artificial intelligence (AI) era, flip-flop (FF) has become one of the most power-hungry blocks in processor When the input signal has been interfered and glitches occur, the power consumption of Double-Edge Triggered Flip-Flops (DETFFs) will significantly increase. To effectively reduce the power consumption, this paper presents an low-power Redundant-Transition- DETFF based on C-elements. And single transistor clocked buffer The STCB uses a single-clocked transistor in the data sampling path, which completely removes clock redundant transitions (RTs) and internal RTs that exist in other DET designs. Verified by post-layout simulations in 22 nm fully depleted silicon on insulator (FD-SOI) CMOS, when operating at 10% switching activity, the proposed STC-DET outperforms prior state-of-the-art low-power DET in power consumption by 14% and 9.5%, at 0.4 and 0.8 V, respectively. It also achieves the lowest power-delay-product (PDP) among the DETs. Index Terms— Dual edge triggering (DET), dynamic power, flip-flop(FF). This DETFF uses an enhanced C-element, which effectively suppresses input signal glitches, avoids redundant transitions within the DETFF, and lowers the transistor's charge and discharge rates. This paper simulates the proposed DETFF using HSPICE. The title, text, headers, and other elements of your paper are already defined in its style sheet by this electronic document, which serves as a "live" template.

Full Text:

PDF

References


Zisong Wang ,peiyi Zhao,Tom springer ,congyi zu;Joccab mau;Andrew wells;Yinshui Xia;Lingli Wang;Year 2023 Low Power Raduadant Transition Free TSPC Dual Edge Trigger Flip Flop Using Single Transistor Clocked Buffer.

Zhengfeng Huang, Xiao Yang, Tai Song, Haochen Qi, Yiming Ouyang, Tianming Ni, and Qi XuTSINGHUA SCIENCE AND TECHNOLOGY February 2023.

Kaushik Khatua Low Power State Assignment of Sequential Circuits based on Binary Particle Swarm Optimization and Flip-Flop Selection July 2023.

BOMIN JOO AND BAI-SUN KONG , (Member, IEEE) Department of Electrical and Computer Engineering, Sungkyunkwan University, Suwon 16419, South Korea This work was supported in part by Samsung Electronics Company Ltd.; in part by Institute of Information & Communications Technology Planning & Evaluation (No. 2019-0-00421) under Grant 2019-0-00421; in part by Korea Institute for Advancement of Technology (KIAT) under Grant P0012451; and in part by the Integrated Circuits Design Education Center Low-Power High-Speed Sense-Amplifier-Based Flip-Flops With Conditional Bridging 6 November 2023.

Jhanavi Kodethoor Jathin S Jayalaxmi Kiran Mukre Rashmi Seethur A New Single Phase Latch-Mux Based Dual-Edge-Triggering Flip-Flop For Low Power Applications 2023.

26TSPC: A Low Hold Time, Low Power Flip-Flop With Clock Path Optimization 2023.

Design and Implementation of Low-Power and Area-Efficient Flip Flop with Redundant Pre-Charge Free Operation 2023.


Refbacks

  • There are currently no refbacks.